B. Tech. VII Semester (Main/Back) Examination 2014 ECTRONICS & COMMUNICATION # DECO ## DESIGN 'ime: 3 Hours Min. Passing Marks: 24 Maximum Marks: 80 Instruction to Candidates: Attempt any five questions, selecting one question from each unit. All questions carry equal marks (Schematic diagrams must be shown wherever necessary. Any data you feel missing suitably be assumed and stated clearly. Units of quantities used/calculated must be stated clearly.) ## (Unit-T) KTUPAPER - 1. (a) Draw the MOS transistor circuit model. Give the justification for all the capacitance. Compare the different capacitance. [8] - Provide comparative discussion of 'Twin Tub - CMOS fabrication' and 'Silicon-on-insulator' fabrication process. [8] OR - Derive the V-I characteristics of enhancement MOSFET - Ohmic region - Saturation region [8] Explain the NMOS fabrication process in detail. [8] [8] (Unit-'II') - 2. (a) What are second order effect? Explain channel length modulation effects in detail. [8] - Explain significance of (βn/βp) ratio of CMOS inverter. [8] OR - Show that an inverter driven directly from the output of another inverter should have a Z p.u./Z p.d. ratio of 4/1. - What are the factor which effects the threshold voltage? Derive expression for threshold voltage. Unit-III' Draw the corresponding diagram for logic function $Y = (A + B) \cdot (C + D)$ . Also calculate equivalent W/L ratio for NMOS and PMOS. Assume that (W/L) p = 20 for all PMOS transistor and (W/L)n = 10 for all NMOS transistor. [8] (b) Explain CMOS transmission gate? Draw two input multiplexer circuit using it. - 3. (a) Explain and derive the expression for different type of power dissipation in CMOS circuit. [8] - (b) Implement the function F by using CMOS transmission gate F = ABC + BC + AB. [8] Unit-'IV' 4. (a) Draw the layout of given function and then optimize the same with the help of Euler's graph. $F = A \cdot (D + E) + (B \cdot C)$ [8] (b) Explain different types of layout design rules and compare them with applications? - 4. (a) Draw stick diagram layout for: - (i) 2-input CMOS NAND Gate - (ii) EX-OR gate [8] Design layout for an n-diff wire connected to pdiff wire. Unit-V' - 5. (a) What type of language is VHDL? Explain advantages and limitations of VHDL language. - (b) Write VHDL code for 4:1 multiplexer in behavioural style of modelling. [8] - What is package? Differentiate between function (a) and procedure. - Write VHDL code for - J-K Flip Flop - Full Adder using Half Adder. [8] [8]